selektor ................................................................. 107

feedback pil for fm ............................................... 110
In a previous issue of Elektor the theoretical background of a Feedback Phase-Locked Loop (PLL) tuner was discussed (Elektor 3, p. 412). A practical design is now described for a complete receiver, including audio amplifiers, which provides high performance at a moderate cost.

to drive or not to drive — C.J. Both ................................ 119
The slower reactions of a person "under the influence" form the basis of this 'drive/no drive' tester.

optical-lock ........................................................ 122

sixpence detector .................................................. 123

function generator ic 2206 ....................................... 124
Function generating ICs have been on the market for several years. Now one can refer to a "second generation" of these ICs, for technical progress has resulted in improved performance at only slightly higher prices.

racing car control ................................................ 128
For model car track enthusiasts a circuit is described here with which the speed of the racing cars can be controlled very accurately and proportionally and which in addition makes the car motor produce a realistic engine noise. The "squazer" belonging to the track remains part of the circuit.

mini-mw .............................................................. 130

battleships — R. ter Mijtelen ....................................... 131
This article describes an electronic version of the well known game of "battleships". The pencil and paper have been replaced by switches and LED's — under the control of a boxful of TTL.

led fm scale .......................................................... 134

alarm ................................................................. 135
An alarm which gives its alarm signal at certain repetitive times, does not need to know what the actual time is. It is sufficient if it can measure the time between the alarm time points (for instance 24 hours).

capacity relay ....................................................... 138

pin the tail on the donkey ........................................... 139

simple mw receiver ............................................... 140
The alignment of superhet receivers presents problems that may deter some enthusiasts from undertaking their construction. A simple MW superregenerative receiver presents no such difficulties, and the results obtained can be quite satisfactory when one has achieved the necessary "touch" for the reaction control.

stereo led level meter .............................................. 143
The Texas IC type SN 16880 N contains all the functions necessary for a stereo LED level meter, which can replace the conventional moving coil instrument in tape recorders or audio mixers.

digital master oscillator (1) ....................................... 144
The use of frequency dividers in electronic organs has been known for many years. The usual procedure is to use divide-by-two stages to divide down the notes of the highest octave to obtain the lower octaves. Until recently it was normal practice to use twelve independent master oscillators for the twelve notes of the top octave. The disadvantages of this approach are that twelve oscillators have to be adjusted when tuning the organ, and that supply voltage variations, temperature changes and component ageing can all make the organ go out of tune. A digital master oscillator, in which the notes of the top octave are derived from a single clock generator, suffers from no such disadvantages.

missing link .......................................................... 148

high security burglar alarm sensor ................................ 149

pll-ic stereo decoder .............................................. 150
In response to popular demand we publish this design for an FM stereo decoder using the Motorola MC 1310 P. Although nothing is claimed for this circuit by way of originality (it must have been published in some form hundreds of times) it is nevertheless a useful design utilising a device that has become virtually an industry standard.

elektor shorthand .................................................. 152

tup-tun-dug-dus ..................................................... 153

market ............................................................... 154

linear ics ............................................................ 157
feedback PLL for fm

In a previous issue of Elektor the theoretical background of a Feedback Phase-Locked Loop (PLL) tuner was discussed (Elektor 3, p. 412). A practical design is now described for a complete receiver, including audio amplifiers, which provides high performance at a moderate cost.

Although many years have passed since the introduction of FM broadcasts in the U.K. it is only recently, with the advent of stereo broadcasting, that interest has really been aroused in this medium. Until now a high quality FM receiver has been either too complicated or too expensive for the homemaker to build. These problems are overcome by the use of PLL techniques in the receiver described here.

The front-end used in this design (i.e. the r.f. and mixer/oscillator section) is a ready-made unit. It is the front-end that determines, for the most part, the usable sensitivity of the receiver, which in this case is about 2.5 μV. It is possible, in principle, to use other front-ends in this design, but the rest of the receiver will have to be adapted and this procedure should be undertaken only by those with the necessary theoretical knowledge. As with other modern receivers the PLL receiver is capable of 'locking-on' to a transmission once it has been tuned to it, but while normally a special Automatic Frequency Control (AFC) circuit is built into the receiver for this purpose, the PLL receiver has this capability inherently. The feedback PLL receiver 'captures' the transmission and adjusts itself continuously to follow it in frequency. Thus the AFC does not operate in the usual way and in fact the AFC input to the front-end forms part of the detector circuitry. As an additional bonus it is possible to reduce the bandwidth of the feedback PLL receiver. This is helpful when listening to a noisy mono transmission, for instance, when reducing the bandwidth will improve the signal-to-noise ratio.

**Principle of operation**

Referring to the block diagram of figure 1 the tuner operates as follows: in the front-end a band of frequencies from the aerial input is amplified and then mixed with the oscillator signal (E). As a result of this mixing two new frequencies come into being that are the sum and difference of the two original frequencies. For example, if the i
The incoming aerial signal has a frequency of 100 MHz and the oscillator frequency is 110.7 MHz. Thus two new signals appear at the mixer output with frequencies of 210.7 MHz and 10.7 MHz respectively. The mixer output is filtered to remove the unwanted components and the 10.7 MHz is amplified by the i.f. amplifier, which is a tuned amplifier with a passband centred on 10.7 MHz. It can thus be seen that the receiver can be tuned by altering the passband of the aerial input stage and by altering the frequency of the oscillator. This is, of course, normal superhet practice, which those familiar with r.f. techniques will recognise.

From here on the operation of the circuit differs from more conventional receivers. The output of the i.f. amplifier is fed to a phase comparator (D). The other input of the phase comparator is fed by a high-stability 10.7 MHz signal from a reference oscillator (F). The characteristics of the phase comparator are shown in figure 2. If the phase difference between the i.f. output and the reference frequency is greater than 90° the output voltage is positive, if it is less than 90° the output is negative. At 90° phase difference the output voltage is, of course, zero. However, since the input signal to the aerial is frequency-modulated the only way to keep the phase difference between the i.f. output and the reference oscillator constant is to vary the front-end local oscillator so that it 'tracks' the signal. A constant 10.7 MHz output is
The tuner used in this design is a Toko type EF5600. It is one of the best tuners generally available for the home constructor. The circuit is given in figure 3, and the outline, specifications and pinning are shown in figure 4.

The input stage utilizes a dual gate MOSFET, which has good linearity — even strong input signals will give rise to very little cross-modulation. This RF preamplifier stage is followed by three tuned bandpass filters, capacitively coupled. The selectivity of these filters is sufficiently high to make it possible to use a simple bipolar mixer stage.

It is common practice in FM front-ends to take the IF output straight from the secondary winding of the IF output transformer. In this design, however, an extra output stage has been added. This has the advantage that the (tuned) IF coil is scarcely loaded by the IF strip, which means that there is never any need to retune the coil — no matter what the input impedance of the IF strip is. The tuner is fully aligned at the factory, and one should resist the temptation to twiddle any of the trimmers or cores.

The only modification to the tuner needed for use in the feedback PLL design described here is the AFC input. In the original tuner, this input is de-coupled with a 10 nF capacitor. This must be removed, and a 560 pF capacitor soldered in its place (see photos, figure 5). It would be nice if Toko could supply tuners with this minor modification already built in...

---

**Figure 4. Outline, pin connections and specifications of the EF5600.**

**Figure 5. These photos show how the modification to the AFC input is carried out.**
The Mark I version of the feedback PLL receiver proved to have an input sensitivity of 8 µV. To improve this, an additional RF preamplifier stage was added (figure 6a). The input transformer can be wound on a HF type ferrite bead, using 0.2 mm (36 SWG) enamelled copper wire (figure 6b). If required, both the 75 Ω and the 300 Ω windings can be wound on the same coil.

The i.f. Amplifier

An unusual feature of the i.f. amplifier is the absence of bandpass filters. These are omitted because the tuner itself provides good selectivity and because the PLL has inherent selectivity due to the 10.7 MHz reference oscillator so that it can only lock onto 10.7 MHz. In addition, as the i.f. amplifier is within the feedback loop any filters would have to meet stringent phase distortion criteria, which is another reason for omitting them.

The IF signal is amplified by IC1 (gain approx. x 40) and fed to the OTA (IC3, figure 7). Diodes D1 and D2 limit strong signals. The first stage of the OTA is used as multiplier for phase detection, so there is relatively little IF amplification. For this reason, the bandwidth of the PLL depends on the input signal strength to the extent that for low signal levels (less than 2 µV) the bandwidth is reduced. This is an advantage when listening to weak transmissions, as it improves the signal-to-noise ratio. The disadvantage is that it can lead to distortion unless the weak transmissions in question were narrow-band to start with. Preset potentiometer P1 is used to set the loop gain, and hence the bandwidth. It is correctly set when a fully modulated stereo transmission is reproduced without audible distortion.

The output impedance of the OTA is relatively high, so a buffer stage (T2) has been added. The RC networks associated with this transistor are compensation networks for the loop. The holding range of the PLL is so large (certainly for strong transmissions) that some form of tuning indicator is re-
The oscillation frequency is determined by the ceramic filter: it is simply the frequency at which the phase shift of the filter is 0° (or 360°). However, most ceramic filters do not have 0° phase shift at their nominal frequency so some phase compensation is necessary. For this circuit C17 and C20 have been added. C20 is a trimmer, so that the frequency can be set at exactly 10.7 MHz – provided one has access to a frequency counter. However, this is not so critical; if no frequency counter is available C20 can simply be set in the middle of its range.

The (reference) output signal is taken from pin 3, as this gives a cleaner sine-wave than the output at pin 7.

**The stereo filter**

The stereo multiplex signal consists of...
Figure 6a. The RF preamplifier stage and Toko front-end.

Figure 6b. The aerial transformer: a ferrite bead.

Figure 7. The circuit of the 'IF stage and detector' and the tuning indicator LEDs.

Figure 8. The 10.7 MHz reference oscillator (also shown in figure 7).

three components:
- an AF signal from 30 Hz to 15 kHz;
- a double sideband suppressed carrier signal centered around 38 kHz, from 23 kHz to 53 kHz;
- a pilot signal, derived from the original 38 kHz carrier, at 19 kHz.

It can be shown that stereo decoders will not only detect the signals in the 23 to 53 kHz band, but also other (unwanted) signals centered around multiples of 38 kHz. For the best signal-to-noise ratio it is thus important that no signals above 53 kHz are fed to the stereo decoder. To this end, the filter shown in figure 9 has been added. The best channel separation is obtained when the phase shift at 38 kHz is zero degrees; this can be set with C22. For this adjustment it is best to use a strong
(local) transmission or a stereo test generator. C22 is simply set for maximum separation.

Stereo Decoder
The stereo decoder (figure 10) uses the now commonplace Motorola MC1310P PLL IC and needs little explanation.

The only setting up required with this type of decoder is to tune the oscillator so that the free-running frequency is 19 kHz. This is accomplished by means of P3. The channel separation is about 40 dB. A LED (D5) is included as a stereo indicator beacon. The decoder outputs provide nominally 100 mV which should be adequate to drive most amplifiers. The amplifier input impedance should be not less than 22 k.

The power supply
The receiver is relatively insensitive to variations in supply voltage, so that a fairly simple power supply circuit can be used (figure 11). The resistor (R46) in series with the stabilizer IC reduces the power dissipation in the IC and, at the same time, keeps its input voltage safely below the maximum value (24 V). The tuning voltage must be derived from a well smoothed and temperature-independent supply. This consists of C41 to C44, R43 to R45, and a temperature-compensated zener diode (D6). If the ZTK22 is difficult to obtain any other 22 V zener can be used, provided it is temperature-compensated. If there is any doubt on this score, however, it is advisable to use four 5.6 V voltage reference diodes in series.

Construction
The parts list gives details of all the required components. Equivalent types are given where possible. The p.c. board
and component layout are given in figure 12.

Both SFC and SFE type ceramic filters can be used in both cases they should carry a red dot which shows that they are exact 10.7 MHz types. The pin configuration of the two types of filter are different (figure 13), but the board will accommodate both types. The Toko CFSA 10.7 filters can also be used; the pinning corresponds to that of the SFE 10.7 MHz. For these filters, ‘no colour code’ denotes an exact 10.7 MHz type.

A cheap moving coil meter can be used for the tuning scale; it measures the tuning voltage, but the scale can be calibrated in MHz. Figure 14 gives an example. The actual calibration can be done either by tuning in to several known transmitters in succession and marking them on the scale, or else by measuring the tuning voltage and calibrating the scale in accordance to the graph shown in figure 4. An entirely different possibility is to use a slider potentiometer for P6 and calibrate a scale for it in MHz; the tuning meter then becomes redundant.

The front-end should be mounted on the p.c. board and wired to it with stiff links. Connections to the tuning potentiometer and the tuning scale meter should be as short as possible to avoid hum pickup. It is advisable in any case to use screened cable for these leads. Sockets should be used for the ICs, especially by the less experienced constructor, to avoid damage during soldering.

Alignment

When construction is complete (check that the ICs are the right way round in the sockets) turn P1 and P2 fully clockwise, and set all other potentiometers and trimmers in the middle of their range. Check again and check the supply voltages. Do not yet connect an aerial. Alignment now proceeds as follows:

- If a frequency counter is available, readjust C20 until the reference oscillator is set at 10.7 MHz. Otherwise simply leave C20 in the middle of its range — the frequency will not be far off.

- Make sure that there is no reception as yet (if necessary, turn away from any station with P6), and adjust P2 until both tuning LEDs (D3 and D4) light equally brightly.

- Plug in the aerial. It should be possible to receive some stations by tuning in with P6. Select the strongest stereo transmission available, then turn P1 anti-clockwise until distortion just becomes audible. P1 is correctly set when there is no distortion and slight retuning (with P6) produces no change in volume.

- Now P3 in the stereo decoder should be adjusted as follows: P3 is adjusted until the stereo LED (D5) lights and is then set to the middle of the range over which the LED is lit.

- After this adjustment, recheck the setting of P1 — some minor readjustment may prove necessary.

- Next, set C22 for maximum stereo channel separation.

- Set P6 at minimum; P5 is now adjusted so that the low frequency end of the band is at 87 MHz (tuning voltage approximately 3.5 V).

- Finally, with P6 at maximum, P4 is set for full scale deflection of the tuning meter if this is included. The tuning meter scale (or slider potentiometer) can now be calibrated as described under ‘construction’.

Driving a car immediately after drinking too much alcohol is asking for trouble — even if one doesn’t happen to run into a police check. One could all too easily run into something else! Most drivers have found that they can drive safely (?) on the recipe ‘one glass per hour’. The trouble is that it is so difficult to keep to that one glass — and that the more one drinks the more one’s confidence will override the fear of getting caught. Simultaneously one’s ability to react to a critical situation correctly and fast will diminish drastically. The slower reactions of a person ‘under the influence’ form the basis of this ‘drive’/‘no drive’ tester.

Editorial note:

The author suggests using the circuit to block the ignition in a car. We do not advise this — think of what would happen if you stalled your engine in the centre of a busy crossing! However, the unit can be quite useful as a reaction tester in its own right — e.g. to test departing guests after a party, so that tarts can be ordered as required. . . .
The 'drive'/'no drive' tester is provided with ten push-buttons, two signal lamps and a minitron (see figure 1). It is intended to be wired into the starter-circuit, to prevent a slow-reacting would-be driver from actually starting the engine (see editorial note!). The tester is then activated when one turns on the ignition. The device can of course be provided with a mains supply and used indoors (at the end of a party?). What happens is the following: when the ignition is switched on the minitron will display a random numeral. The would-be driver now has to press the corresponding button, as quickly as possible, holding it down until the minitron changes to a different numeral – then quickly press the new corresponding button, etc. After a few of these tests, assuming that they are all performed inside the time limit, a relay will attract and hold. The 'drive' indicator will now light up and the engine can be started. If however any reaction time is too long, the 'no drive' indicator will not go out at the expected end of the programme and the starter circuit will remain blocked. Turning off the ignition will reset the tester (by interrupting the supply), after which the test can be attempted again (if one wishes).

To allow for individual differences in 'normal' reaction time two presets are included, P1 and P2, which respectively control the interval between renewals of the display and the total time taken by the successful test (i.e. the length of time for which one must 'keep it up').

The programming circuit consists of a 'high' and a 'low' frequency oscillator (N1 and N2, respectively, with associated components). The former produces a square wave at a repetition frequency of a few kilohertz, while the latter switches between positive intervals of less than a second and longer negative intervals that can be preset by P1. The 'low' oscillator is arranged to key the 'high' one off during its negative intervals, so that the result is a series of kilohertz pulse-trains separated by shutoffs of a few seconds duration each. The kilohertz pulses are counted by the SN 7490 (IC3) and the result presented in BCD form to the SN 7447 (IC2) and SN 74141 (IC4) decoders. The SN 7447 delivers a seven-segment drive directly to the minitron. The SN 74141 decoder produces decimal outputs (inverse logic! Decoded output as '0'), each of which is passed (during the negative intervals) to the reaction timer, via a resistor and a diode.

As long as one of the decimal outputs is reaching the reaction timer, the electrolytic (C1) will be receiving a charge. This process can only be interrupted in time by pushing and holding the correct button, which will 'kill' the decimal output concerned. If, on the other hand, C1 is charged far enough it will 'fire' the thyristor-like circuit of T1 and T2. This 'latch-circuit' will be reset (and C1 discharged) at the next positive interval of the 'low' oscillator.

In the meantime the master timeswitch, the heart of this tester, has been ticking away the seconds since the
power was turned on. It consists of P2, C2, T3 and T4. The interval that must elapse before this time switch fires can be preset by P2. When the electrolytic is sufficiently charged, the current through T4 will cause the relay to attract. This relay will 'hold' via one of its contacts, so that it can only be released by interrupting the power supply. A second contact turns off the tester proper and replaces the 'no drive' indication by 'drive'. The remaining contacts (in parallel) are wired in series with the car's starter relay circuit, so that they enable the engine to be started.

Whenever a too-long reaction time causes T1 and T2 to latch, the main timing capacitor (C2) will be discharged, essentially restarting the test period. It is only possible to obtain a 'drive' permit after a sufficient number of sufficiently quick reactions has been successively performed. As already noted above, the tester is cleared by a short interruption of the power supply. Bear in mind that the necessary 5 volt supply will have to be derived from a vehicle battery of which the voltage can drop quite far during starting!

One could spend hours discussing to what extent a piece of hardware can be expected to stand in for the failing sense of responsibility (or lack of self-discipline) of a human being. Perhaps the final remark could be this: use push-buttons of a recessed type, to prevent the subject of the test from depressing them all simultaneously!
An electronic lock, which is opened using a binary encoded optical key can easily be constructed using 'home-made' phototransistors and CMOS logic ICs. The principle of operation is very simple. The lock consists of a row of phototransistors, which can be illuminated by a lamp. The key is a strip of transparent plastic with sections opaqued to form a binary code.

The circuit
Figure 1 shows the circuit of the optical lock. For simplicity only one phototransistor is shown, but there are 8, each connected to the input of a NAND-gate as in the own shown. Each phototransistor has a 1 MΩ collector resistor. When a transistor is illuminated its leakage current increases and the collector voltage falls. When it is not illuminated the leakage current is very small and the collector voltage is almost equal to supply voltage. The illuminated and non-illuminated states therefore correspond to logic '0' and logic '1' respectively on the input of the NAND-gate (connected as inverters).

When the key is inserted into the lock it depresses a microswitch (S1) so that the lamp lights (see figure 2). The opaque sections of the key correspond to logic '1', and the transparent sections to logic '0'. The outputs of the phototransistors thus assume the binary code. Switches S3 to S10, which are used to set up the coding of the lock, are so arranged that any '0' outputs are complemented by the inverters, while '1's are connected straight to the inputs of the 8-input NAND-gate.

Thus only when the correct key is inserted will all inputs to the NAND-gate be '1', so its output will go low. This triggers the monostable (1/4 4528) producing an output pulse (1) which can be used to operate a solenoid bolt.

The Q output of this monostable also inhibits a second monostable. Depression of microswitch S1 by the key triggers the second monostable, whose output (2) is connected to an alarm circuit. Should an incorrect key be inserted then the output of the 8-input NAND-gate will not go low and the first monostable will not be triggered.
Thus the second monostable will not be reset by the Q output of the first, and the alarm will sound. The alarm may be reset manually by S2.

Practical notes
The coding of the lock is set up using switches S3 to S10. Where a particular bit of the code is to be a '1' then the relevant switch is left in the position where the inverter is bypassed. Where a bit is to be '0' the switch is placed in the position where the output is taken from the inverter, thus complementing the bit and producing a '1' at the input of the 4068 8-input NAND gate. If one does not wish to change the lock code frequently then the switches may be replaced by hard wired links.

The number of possible codes for the lock depends upon the number of bits used. In the circuit given 8 bits were used for convenience of the IC package count (2 x 4011 and 1 x 4065 required) but there is no reason why the number of bits cannot be extended. Using 8 bits gives $2^8 + 2$ or 128 possible combinations. The code 00000000 is not used as this corresponds to total illumination, which could be accomplished by an intruder depressing the microswitch with a piece of stiff wire or transparent plastic. Similarly 11111111 is not used, as in the event of lamp failure this code would be registered whatever key was used.

Finally, excellent phototransistors can be made from BC108s by (carefully) sawing off the top of the can and filling with transparent casting resin as sold in handicraft shops.

sixpence detector for christmas pudding

This handy metal detector will greatly increase one's chances of obtaining a piece of Christmas pudding with a sixpence in it, or if one is really lucky, a silver threepenny bit (Daddy, daddy, what's a threepenny bit?).

The principle of operation is simple and well known. It consists basically of two oscillators, one of which is a fixed frequency reference oscillator, and the other an oscillator whose frequency-determining inductance is a search coil. Initially the two oscillators are adjusted so that their frequencies are nearly the same. The two outputs are fed into a mixer which will produce the sum and difference frequencies and the oscillators are adjusted so that the difference frequency (beat note) is in the audio band. If a metallic object is now brought near the search coil its inductance will vary, altering the oscillator frequency and hence the beat note.

The circuit is very simple and is designed around a CD4011 quad 2-input NAND gate. The reference oscillator uses an inverter (N1) as the maintaining amplifier and a 470 kHz ceramic filter as the frequency determining element for stability.

The variable frequency oscillator (N3) uses an LC resonant circuit with the search coil (L1) as the inductor. This can be a coil of about 70 turns of insulated wire and a diameter of approximately 50 mm (2'). The mixer is simply a NAND gate (N2), and the 4th NAND gate in the package (N4) is used as a buffer amplifier behind the variable frequency oscillator.

If a crystal earpiece is used, the transistor can be omitted - the output of N2 can drive the earpiece.
A commonly used function generator IC is the type IC 8038 (ICL). This IC however has several 'blemishes', which severely limit its application. In particular the distortion factor of the sine signal, the frequency range, the linearity and maximum frequency sweep of the VCOs are not satisfactory. The newer IC XR 2206 (Exar) offers, apart from substantially better performance, additional functions also. The advantages of the IC are summarised in Table 1, while Table II lists the most important applications.

Description of functions
The IC contains four groups of functions as shown in Figure 1, i.e. a voltage controlled oscillator (VCO), a function block 'switchable current sources', an analogue multiplier with sine convertor, and a buffer amplifier. The central unit of the function generator is the VCO. This is actually a current controlled oscillator (which by the way applies to most VCO circuits)! The frequency of the VCO is determined by a capacitor and a control current. Integrated current switches switch this current to one of the two current outputs (pin 7 or 8) of the IC, depending on the logic level of the selector input (pin 9). A linear relationship exists between the control current I_f, flowing from one of these outputs to earth, and the frequency of the VCO as follows:

\[ f = \frac{I_f}{3C} \text{ (Hz, A, F).} \]

If the current is given in mA and the capacitance in \( \mu \)F, then:

\[ f = \frac{230I_f}{C} \]

Current values between 1 \( \mu \)A and 3 mA are permissible for I_f, but optimum temperature stability will be achieved only in the range 15 to 750 \( \mu \)A. The current connection pins 7 and 8 are low resistance outputs, and the voltage at these points is stabilised to 3 V within the IC. As this reference voltage exhibits only a very small temperature coeffi-

Permissible resistance values lie between 1 k and 2 M, and for good temperature stability between 4 k and 200 k. The capacitor which determines the frequency can be chosen between 1 nF and 100 \( \mu \)F. The most important properties of the integrated VCO can be seen in Table III.

The VCO signal switches an integrated output transistor, the collector of which is accessible at the synchronisation output, pin 11. At this output a square pulse signal is available. In addition to this, the VCO signal provides the basis for the signal generation carried out in the multiplier and sine convertor section. This part of the circuit provides a sine or triangular signal.
Table I: Advantages
- Low distortion factor, typically 0.5%.
- High frequency stability, typically $2 \times 10^{-5}$/°C.
- Low distortion dependence on applied voltage, typically 0.01%/V.
- Linear amplitude modulation.
- Wide supply voltage range, 10 to 26 V.

Table II: Applications
Signal generation: sine, triangle, sawtooth, square.
Webulators.
AM/FM generators.
Frequency shift keying.
Pll circuits.
Automatic measuring and testing equipment.

at the output, dependent on the external circuitry connected to pins 13 and 14.
Provision exists for adjustment of curve shape (distortion factor), symmetry, amplitude and DC level of the output signal. If careful balance of curve shape and symmetry are carried out, the distortion factor of the sine signal is about 0.5%. This is adequate for most applications.

Basic circuit for function generator
The basic circuit for a function generator incorporating the IC 2206 is shown in figure 2. With relatively few external components, the circuit generates sine, triangular and square waveforms in five frequency ranges from 1 Hz to 100 kHz. Capacitors C1 to C5 select the frequency range. C1 should be a tantalum electrolytic capacitor if possible. P1 enables a frequency decade to be covered in each range, and for high frequency stability a value of 100 kΩ was chosen. The relationship of frequency to P1 is shown in figure 3.

Because of the relationship $f = 1/R \cdot C$, the frequency vs. P1 graph is not linear but hyperbolic. A more linear relationship may be obtained by the use of a logarithmic potentiometer. Capacitor C6 decouples the internal reference voltage source.
A square wave output is available at pin 11 and resistor R2 provides a collector load for the internal output transistor. For TTL compatibility the output amplitude must be limited to 4.7 V by the zener diode, shown connected by the broken line. Pin 2 provides a triangular waveform of good linearity (1% departure) if the switch is open, and a sawtooth wave if the switch is closed.

For low distortion balancing of the curve shape is essential. For this purpose the symmetry potentiometer P4 is first turned to its central position and P5 is adjusted to give minimum distortion of the output signal. A further reduction of the distortion factor can then be achieved by readjustment of P4. If a distortion factor of about 2% is accept-

---

Table III: VCO specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max. oscillator frequency</td>
<td>500 kHz</td>
</tr>
<tr>
<td>(typically 1 MHz)</td>
<td></td>
</tr>
<tr>
<td>Min. oscillator frequency</td>
<td>0.1 Hz</td>
</tr>
<tr>
<td>(typically 0.01 Hz)</td>
<td></td>
</tr>
<tr>
<td>Frequency accuracy</td>
<td>±2% of $f_0$ = 1/R \cdot C</td>
</tr>
<tr>
<td>Temperature stability</td>
<td>±2 \times 10^{-5}$/°C</td>
</tr>
<tr>
<td>(typically)</td>
<td></td>
</tr>
<tr>
<td>Supply voltage dependence</td>
<td>0.01%/V</td>
</tr>
<tr>
<td>(typically)</td>
<td></td>
</tr>
</tbody>
</table>

Figure 1. Connections to the IC (top view).
Figure 2. A function generator.
Figure 3. Frequency plotted as a function of the value of P1. $C_{ext}$ is 1 μF.
adjust, then this adjustment can be waived. P4 is then not required and P5 is replaced by a fixed resistor of 200 Ω. The potentiometer P2 is used for amplitude adjustment of the sine or triangular signal. The maximum output voltage is equal or greater than V_b/2. The output impedance at pin 2 is about 600 Ω.

The DC level at the signal output corresponds approximately to the DC voltage at pin 3 of the IC, and this is adjustable by P3. If the circuit application does not demand otherwise, then one should adjust to V_b/2, in which case P3 can be replaced by a symmetrical potential divider (2 x 12 k).

The most important technical data of the circuit shown in figure 2 are summarised in table IV.

**FM generator and wobbulator**

As already mentioned in the functional description, the VCO frequency is proportional to a control current I_f. By changing this current the frequency can be varied over a wide range (max. 2000 : 1), see table V. A possible form of current control would be the insertion of a controllable current source at outputs 7 or 8 of the IC. This solution turns out to be too complicated in practice and also leads to linearity problems.

A simpler proposal is shown in figure 4a. In this case the control current is changed by means of an opposing voltage applied to R_f. The difference between the voltage V_o (3 V) and the control voltage V_f is dropped across the

---

**Table IV: Specifications, figure 2**

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>10 to 26 V</td>
</tr>
<tr>
<td>Current consumption</td>
<td>20 mA approx.</td>
</tr>
<tr>
<td>Max. output voltages</td>
<td>V_b = 12 V</td>
</tr>
<tr>
<td>Sine/triangle</td>
<td>6 V</td>
</tr>
<tr>
<td>Square</td>
<td>12 V</td>
</tr>
<tr>
<td>Output impedance</td>
<td>600 Ω approx.</td>
</tr>
<tr>
<td>Sine/triangle</td>
<td>10 kΩ approx.</td>
</tr>
<tr>
<td>Distortion factor</td>
<td>2.5% typical</td>
</tr>
<tr>
<td>With balance</td>
<td>0.5% typical</td>
</tr>
<tr>
<td>Linearity, triangular</td>
<td>1%</td>
</tr>
<tr>
<td>Amplitude stability</td>
<td>0.5 dB typical</td>
</tr>
</tbody>
</table>

**Table V: Specifications, figure 4**

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max. relative frequency deviation</td>
<td>2000 : 1 typically (</td>
</tr>
<tr>
<td>Wobble linearity</td>
<td>10 : 1 Wobble amplitude 2% typically (f = 1 kHz to 10 kHz)</td>
</tr>
<tr>
<td></td>
<td>1000 : 1 Wobble amplitude 8% typically (f = 100 Hz to 100 kHz)</td>
</tr>
<tr>
<td>FM distortion (Amplitude ±10% of f_o)</td>
<td>0.1% typically</td>
</tr>
</tbody>
</table>

**Table VI: Specifications, figure 6**

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplitude</td>
<td>V_b</td>
</tr>
<tr>
<td>Rise time</td>
<td>250 ns typically</td>
</tr>
<tr>
<td>Decay time</td>
<td>60 ns typically</td>
</tr>
<tr>
<td>'O' level</td>
<td>0.2 V typically, 0.4 V max. (I_L = 2 mA)</td>
</tr>
</tbody>
</table>

**Figure 4a.** A wobble generator. The current I_f, which determines the frequency, is proportional to V_f.

**Figure 4b.** Adding resistor R_D to the circuit shown in figure 4a increases the current I_f, thereby shifting the frequency.

**Figure 5.** A generator for frequency shift keying (FSK).

**Figure 6.** A sawtooth/impulse generator.
resistor. Thus the current \( I_f \) is proportional to the voltage \( V_f \), and the frequency changes linearly with the voltage \( V_f \).

Expressed in mathematical terms the relationship is as follows:

\[
I_f = \frac{V_o - V_f}{R_f}
\]

For the frequency:

\[
f = \frac{I_f}{3C}
\]

and after substitution for \( I_f \):

\[
f = \frac{V_o - V_f}{3C + \frac{3V - V_f}{R_f}}
\]

In this it is ESSENTIAL to note that the voltage \( V_f \) under no circumstances exceeds the voltage \( V_o \), as the current flowing into the IC would lead to its destruction. If linearity is not essential, a diode can be added in series with the current output. The guide lines given in the functional description apply to the choice of the current \( I_f \) and the resistance \( R_f \) respectively.

A second wobbulator is shown in figure 4b. It differs from the first proposal only by the additional resistance \( R_p \), through which the current \( V_o/R_p = I_f R_p \) flows continuously, and with which has to be added to the current \( I_f \). Therefore:

\[
I_f = I_f + I_f R_p
\]

applies for \( I_f \).

The derivation for the frequency results in:

\[
f = \frac{1}{R_p \cdot C} \cdot \left[ 1 + \frac{R_p}{R_f} \cdot \left( \frac{V_f}{3} \right) \right]
\]

**Frequency shift keying (FSK)**

The term frequency shift keying means the transmission of digital data (e.g. symbol transmission) by two fixed frequencies representing logic '0' and '1'. This mode of operation is also possible with the IC 2206. As two interconvertible current outputs are available, two different frequency determining resistors can be inserted, thus producing two different fixed frequencies.

The change-over takes place by means of a digital input control (FSK input pin 9). The FSK input is TTL compatible. At voltages \( \geq 2 \) V or open circuit condition, the control current flows via \( R_1 \), and at voltages \( < 1 \) V it flows via \( R_2 \). To make the relationships clear, a truth table is given in figure 5. The circuitry associated with the signal processing section is analogous to figure 2 and depends on the required shape of the output signal.

**Amplitude modulation**

The amplitude of the sine/triangular output changes linearly with the voltage at AM input pin 1 of the IC. This makes amplitude modulation of the signal possible. If the modulation voltage reaches the value \( V_M \), then a phase shift of the output signal takes place, and at the same time the amplitude passes through zero. Thus the IC is also suitable for phase modulation and amplitude modulation with suppressed carrier. This latter permits, for example, the generation of a stereo multiplex signal. The AM dynamic range is 55 dB max, corresponding to a modulation index of almost 1 (\( m = 0.996 \)). The AM input is of relatively high impedance, being at least 50 kΩ.

**Sawtooth and impulse generator**

A link between the square output and the FSK input leads to an 'automatic' frequency shift keying. Two time constants differing from each other and determined by the resistors \( R_1 \) and \( R_2 \) control the positive and negative half cycles of the output signal. Pulse duration and duty cycle are adjustable between approx. 1% and 99% by means of \( R_1 \) and \( R_2 \). The following equations define frequency and duty cycles:

\[
f = \frac{2}{C \cdot \left( \frac{1}{R_1 + R_2} \right)}
\]

Duty Cycle: \( \frac{R_1}{R_1 + R_2} \)

Table VI gives information about the 'quality' of the square output signal. The analogue output 2 gives an asymmetric triangular waveform \( (R_1 \neq R_2) \), and at very low or high duty cycle \( (< 10\% \text{ or } > 90\%) \) the waveform becomes a sawtooth.

**Summary**

The examples of application given are intended as a survey of the many possibilities resulting from the IC concept. Wherever there is a requirement for the production of signals of differing wave shape, at frequencies of up to several hundred kilohertz, it is worthwhile to consider whether the requirement could be met by the use of such an integrated component. This applies in particular to the hobby motivated electronic enthusiast because the combination of relatively complex circuit functions in one IC gives greater reliability to the complete circuit.

**Literature:**

EXAR Data sheets and application reports.
racing car control

For model car track enthusiasts a circuit is described here with which the speed of the racing cars can be controlled very accurately and proportionally and which in addition makes the car motor produce a realistic engine noise. The ‘squeeze’ belonging to the track remains part of the circuit.

In most cases the current for a racing track is supplied by a mains voltage unit fitted with a three-position switch, with which the maximum voltage, and hence the maximum speed of the car can be adjusted. Although it is likely that in practice only the fastest position will be used, it is in view of the younger racers that the circuit is so designed that (by means of a potentiometer) it can be used with all positions of the switch on the supply unit.

Actual ‘acceleration’ is done with an external potentiometer, for which the existing squeeze control can be used, although an ordinary 150 Ω carbon potentiometer will give better results. A handy tinkerer will undoubtedly find a way of also using an ordinary rotary potentiometer with the ‘squeeze’! Figure 1 shows what the circuit described here might look like in practice.

**The diagram**

The design of the race-track control comprises a monostable multivibrator which is triggered by an astable multivibrator. The motor in the racing car is driven by the negative-going pulses of the monostable.

The width of these pulses is constant, the frequency (and hence the average voltage to the car motor) is governed by the setting of the astable. By means of the squeeze-potentiometer the frequency of the astable and indirectly the speed of the racing car is controlled. Figure 2 shows a circuit diagram.

T1 and T2 are used in the astable. This astable is emitter-coupled, which does slightly decrease temperature stability, but has the advantage that only one capacitor (C2) is needed.

The frequency of the multivibrator can be adjusted by R9 and P1. Here potentiometer P1 represents the squeeze control.

The square wave produced by the astable is differentiated by capacitor C3 and the base-emitter junction of T3. The negative-going pulses are clipped by D1. The remaining positive pulses arrive at the base of T3 thus triggering the monostable consisting of T3 and T4.

The motor of the racing car is included in the collector circuit of T3 and is driven by the negative-going pulses of the monostable which have a constant width. This is how the ‘engine’ sound is obtained. The frequency of this pulse train and consequently the speed of the motor is determined by the speed of the astable as already explained can be varied by means of R9 and P1. D2 and C4 are fitted to suppress any back e.m.f. generated by the motor of the racing car.

Figure 3 shows the board and figure 4 the component layout of the race-track control. If the case of the existing supply unit is sufficiently large, the complete circuit can probably be built in. Should this not be possible, a separate box can be used as illustrated in figure 1.

Figure 5 shows a photograph of a completed board.

**Adjustment**

The voltage supplied via the trafo may

---

**Figure 1.** The controller in use, connected between the mains power unit and the race track.

**Figure 2.** The circuit diagram for race-track control. It is recommended to use a preset potentiometer for R9 (see text); P1 is the external squeeze control.

**Figure 3.** P.C. board for the race-track control.

**Figure 4.** Component layout of the board shown in figure 3.

**Figure 5.** A photograph of the board complete with components.
range from 8 to 18 volts. The maximum current consumption may be 800 mA. If a three-position mains supply is available, the value of R9 must, of course, be adapted to the various voltages. In the ‘slowest’ position R9 must be about 47 Ω, in the centre position about 56 Ω, and in the ‘fastest’ position about 82 Ω. It would be easy, of course, to use a 100 Ω adjustment potentiometer for R9; this possibility has been taken into account in the board layout. With the mains supply set in a particular position the best adjustment procedure is as follows: the squeeze control (P1) is first fully depressed and held in that position. Then R9 is so adjusted that the connected racing car runs at the maximum required speed. When the mains supply unit is set to another switch position, this adjustment must be repeated.

Parts list:

Resistors:
R1 = 4k7
R2 = 1 k
R3 = 2k7
R4 = 330 Ω (270 Ω)
R5, R8 = 680 Ω
R7 = 270 Ω
R9 = 68 Ω
R9 = see text
P1 = existing ‘squeezer’ control
60-100 Ω (or potentiometer 150 Ω)

Capacitors:
C1 = 1000-2200 μ/25 V
C2 = 100 μ/10 V
C3 = 2n7
C4, C5 = 10 μ/25 V

Semiconductors:
T1, T2 = BC107B
T3, T4 = BC140
D1 = DUS
D2 = 1N4002, BY126
This receiver is so simple that very little outlay is required for its construction, and since only a small number of components are used it is ideal for miniaturisation, so that it will easily fit in a coat pocket. Nevertheless it gives good reception of local stations without the need for an external aerial or earth.

Operation of the receiver is exceedingly simple. Transistor T1 functions as an r.f. amplifier and detector with regenerative (positive) feedback. The degree of feedback, and hence the sensitivity of the receiver, can be controlled by P1. Although the output to the base of T1 is taken direct from the 'top' of the tuned circuit L1/C1, rather than via a coupling winding, the impedance presented by T1 is sufficient to ensure that the resonant circuit is only slightly damped. Since the current gain of T1 reduces towards the high-frequency end of the band, whilst the input impedance increases, the gain of this stage remains fairly constant over the whole band, so that it is generally necessary to adjust P1 only once.

Detection takes place at the collector of T1 and the output impedance of this stage and C3 filter out the r.f. component of the rectified signal. T2 provides additional amplification of the a.f. signal to drive a crystal earpiece.

**Construction**

A very compact p.c. board layout is shown for the receiver. L1 should be mounted as close as possible to the board to avoid instability problems. Those who wish to miniaturise the design still further can experiment by reducing the dimensions of the ferrite rod and increasing the number of turns to achieve the same inductance, though if L1 is made very small an external aerial may be necessary, which can be connected to the top end of L1 via a 4.7 p capacitor.

The recommended dimensions for L1 are 65 turns of 0.2 mm (36 S.W.G.) enamelled copper wire on a 10 mm diameter 100 mm long ferrite rod, with the tap 5 turns from the 'earthy' end of the coil.

C1 can be a miniature (solid dielectric) 500 p variable capacitor, or for reception of a single station only it may be replaced by a fixed capacitor of just less than the required value in parallel with a 4-60 p trimmer. This will enable the size of the receiver to be further reduced.

Finally, the current consumption of the receiver is extremely low (approx. 1 mA) so that it will operate for several months on a PP3 battery.

**Parts list**

Resistors:
- R1 = 1 M
- R2 = 39 k
- R3 = 6.8 k
- R4 = 2 k
- P1 = 1 k potentiometer

Capacitors:
- C1 = 500 p (variable)
- C2 = 100 n
- C3 = 470 p
- C4, C5 = 4 μF/6 V

Miscellaneous:
- T1, T2 = BC549C
- L1 = tuning coil (see text)
It would seem that fanatical electronic engineers will apply their skills to just about anything - the means justifying the end. This article describes an electronic version of the well known game of 'battleships'. The pencil and paper have been replaced by switches and LED's - under the control of a boxful of TTL. The proposal, as it stands, should provide plenty of fun - as well as a challenge to experienced battleships players to improve on the details!

The game is played by two participants, each of whom has a control panel. Each player also has a 10-by-10 cross-bar 'sea' in which he positions 10 ships by inserting jacks at the desired coordinates. The opponent can 'shell' any position by setting up a coordinate on switches before 'firing'. Any hit is displayed by LEDs. The players fire shells in turn, until one of them has lost all his ships.

The original game
The original game of 'battleships' is played with pencil entries on 10-by-10 sheets of squared paper. Each square is identified by a coordinate-pair, such as A-1. The ships are positioned by outlining the squares that they occupy. In one version of the game, each player has a 'fleet' consisting of: 4 submarines (one square each), 3 cruisers (two squares each), 2 battleships (3 squares in-line) and an aircraft carrier (4 squares in-line). Ships may be laid out horizontally or vertically, with an unoccupied zone of at least one square all around. (See

Figure 1. Example of a 'fleet' positioned in the 10-by-10 square 'sea'. Note that none of the ships touches any other, neither in vertical nor in horizontal direction.
Neither player knows (for obvious reasons) where his opponent has positioned ships.

Suppose now that player 1 opens up by announcing 'shell on A-1'. The answer is 'hit'. (If the ship on A-1 had been a submarine, player 2 would have had to answer 'hit and sunk'.) Player 1 now only knows that the ship is not a submarine - just what it is and how it is laid out he will have to determine during later turns.

It is now player 2's turn to announce a coordinate and receive an answer. Player 1 has to guess the lie of the ship he has already hit. If he is lucky (or, at later stages of the game, clever enough), he will call 'shell on B-1' - and the answer will be 'hit and sunk'. He now knows that the ship was a cruiser and that there is no need to waste ammunition on the squares A-2, B-2, C-1 or C-2. The unoccupied zone rule prevents his opponent from using them. The game continues shell-turn by shell-turn until one player has lost his entire fleet, so that his opponent is the winner.

The electronic game

As already mentioned the ship-positioning in the electronic form of the game is done by inserting jacks at the appropriate points on a 10-by-10 cross-bar. There are several mechanical approaches to this. What in fact happens is that the paired inputs of the logic gates that represent shipping are plugged into the crossed busbars of the 'sea'.

One input goes to one of the vertical busbars A to K (the letter J is omitted), the other input to one of the horizontal busbars 1 to 10. The sea area occupied by each player is scanned by the coordinate-switches on his opponent's playing desk.

The logic circuitry

Figure 2 gives the logic circuitry inside the left-hand playing desk. Note that the 'sea' area drawn upper right is that mounted in the right-hand desk.

Suppose now that it is the left-hand player's turn, indicated by the glowing of LED 22 ('ready to fire'). The output of N3 is '0'. The player selects the square he wishes to shell by means of the coordinate switches (in the earlier example A and 1). When he presses the 'fire' button, any gate connected to the selected busbars will be pulled down to '0' via C2. The capacitor will prevent an unsporting player from sweeping his opponent's sea area by rotating the coordinate switches while holding down the 'fire' button.

When S3 was pushed the input of N1 became '1'. The release of this button causes N1 output to go to '0', so that one of the inputs of N3 is momentarily pulled down via C3. The set-reset flip-flop will now change state. The output of N3 is '1', so that a second push on the 'fire' button has no effect. A glowing LED on the right-hand playing desk indicates to the other player that it is now his turn.

In the example given above the shell on A-1 was a 'hit'. What happened in the circuit when the left-hand player pushed his firing button? It is convenient to trace the 'hit' in the circuit of submarine 1, to the upper left of figure 2. The two NOR gates N1 and N2 together form a set-reset flip-flop. The reset input R is connected via S4 (push to reset) to the negative rail, so that it is at '0' level. If the output Q of N1 is at '0', the flip-flop will change state when a '1' arrives at the set-input S. This will occur whenever both inputs of N3 go to '0', which is precisely what happens when these inputs are momentarily grounded via the sea-busbars and the opponent's coordinate switches and firing button. As long as Q is '0' LED D1 will glow...
and LED D1R will be dark. D1 indicates the unsunk member of the home fleet—D1R would indicate to the opponent that he had sunk the submarine. This indication is given when the flipflop N1/N2 changes state, causing D1R to glow and D1 to extinguish.

Each player clearly needs four of these circuits to represent his submarines. The other ships are represented by similar circuits, having one SR-flipflop for each square the ship occupies. When all the LED's associated with any ship have extinguished, the NAND gate that monitors the wellbeing of the ship concerned will indicate to the opponent that this target has been sunk. Only then does this player know what type of ship he has sunk; up to then he was only informed by a 'hit' indicator that illuminates for a few seconds after each successful push on the firing button. The 'hit' indicator consists of a SR-flipflop, transistor T1 and LED 21. The input of N1 is normally at '1', because this input is connected via R2 to the positive rail. Whenever a '0' impulse arrives from a Q output of one of the shipsflops (sorry!) the SR-flipflop in the 'hit' indicator will switch, causing LED 21 to glow. The output of N1 will go to '1', so that C1 will charge through R5. After about 3 seconds this results in T1 starting to conduct, thereby pulling down the N2 input. This resets the flipflop, extinguishing LED 21 until the next hit is made. Each player has one 'hit' indicator, which is connected to the Q outputs associated with the enemy ships.

Before a game can start it is necessary to reset all the shipsflops. This is done by pressing the push-to-break button S4. To make it unattractive to a player to accidentally-on-purpose use the reset facility during the actual game, it is arranged that the left-hand player’s fleet is reset from the right-hand playing desk (and vice-versa). A player who presses the reset button on his desk, during the game, puts himself at a great disadvantage - since he cancels the record of all his own successful hits.

The display

Figure 3 shows a possible layout for either playing desk, intended to provide a good survey of operations during the game. The upper section indicates the damage done to the enemy fleet - which ships have been sunk. The drive to the 10 LED's in this section comes from the opponent’s desk. Figure 3 shows the LED’s D1 through D10L, corresponding to D1R through D10R on the circuit diagram of the left-hand desk.

The centre section provides full information on all hits placed on ships of the home fleet. A ship is sunk when all the LED's associated with its display are glowing.

The maximum available tuning voltage is connected to input A. This voltage must be kept constant as a reference voltage. The variable tuning voltage is fed to input B as control voltage. The resistance ratios R7 and R2 determine the voltage difference required for each step of the LED display. The circuit values are chosen such that the voltage difference corresponds to a frequency change of 2 MHz.

The preset potentiometer R1 is used for scale adjustment. While R1 is being adjusted, the tuning voltage must be checked with a voltmeter. The adjustment is correct if the corresponding LED's light up at the voltages given in the table.

### Table

<table>
<thead>
<tr>
<th>Tuning Voltage</th>
<th>Tuning Range</th>
<th>LED</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt; 4</td>
<td>&lt; 88</td>
<td>D1</td>
</tr>
<tr>
<td>4</td>
<td>88</td>
<td>D2</td>
</tr>
<tr>
<td>6</td>
<td>90</td>
<td>D3</td>
</tr>
<tr>
<td>7</td>
<td>94</td>
<td>D4</td>
</tr>
<tr>
<td>8</td>
<td>96</td>
<td>D5</td>
</tr>
<tr>
<td>10</td>
<td>98</td>
<td>D6</td>
</tr>
<tr>
<td>12</td>
<td>100</td>
<td>D7</td>
</tr>
<tr>
<td>15</td>
<td>102</td>
<td>D9</td>
</tr>
<tr>
<td>18</td>
<td>104</td>
<td>D10</td>
</tr>
</tbody>
</table>
alarm

An alarm which gives its alarm signal at certain repetitive times, does not need to know what the actual time is. It is sufficient if it can measure the time between the alarm time points (for instance 24 hours). An electronic alarm which operates according to this principle, is less expensive than a digital clock with added alarm. The circuit described here is an independent unit, but it can be combined with an electronic or electromechanical clock. With a switch, alarm intervals of 6, 12 or 24 hours can be set. Thus the apparatus can also be used as an aquarium time switch, among other applications. The switching off of the alarm signal is carried out by hand, or occurs automatically after 10 minutes. In addition to the alarm signal, second, 10 minute, and hour impulses are also available.

The circuit contains four CMOS IC's type MC 14566 (Motorola). These are available in versions suffixed A, C, and CP. The letters A and C indicate the temperature range and the maximum permissible supply voltage. The L-types have ceramic packages, whereas the P-type is the plastic version. In the 24-hour alarm, all types are usable.

Figure 1 shows the block diagram of the IC. The circuit contains a ± 10 counter (block A) and a programmable ± 5 or ± 6 counter (block B). Both dividers are preceded by pulse shapers (blocks C and D). The inputs react to the negative-going edges of the clock pulses. Both dividers can be simultaneously reset by means of the reset input (pin 2). Apart from this the IC contains a monostable which can be triggered positively (at pin 9) or negatively (at pin 7). The monostable is primarily intended as a pulse shaper for the reset- or timing-signal.

With pin 11 of the IC connected to +Vb, block B functions as a ± 5 counter and with pin 11 connected to supply common, one obtains a ± 6 counter. By connecting the two dividers of the IC in cascade, one can therefore choose a division ratio of 1:50 or 1:60.

A ± 50 counter produces 1 Hz pulses if it is fed with 50 Hz pulses obtained from the mains. This divider can therefore also be used as a time base for six-digit digital clocks. In the 1:60 division circuit the IC is used as a second or minute counter.

The outputs of the two dividers provide a BCD-coded signal. By means of BCD-decoders, displays can be controlled, so that by this means a digital clock can be produced.

In the case of the 'alarm only' decoder and displays are superfluous. When the alarm is in operation, after a predetermined count is reached automatic reset occurs, and at the same time the alarm is restarted. The reset signal thus occurs at regular intervals, and it can therefore be used to trigger the alarm signal. This is initiated by a flipflop which is triggered by the reset pulse. The alarm signal then continues, until a manual or automatic reset impulse arrives at the flipflop. Alarm time intervals of 6, 12 or 24 hours can be set with a selector switch.

The circuit

In figure 2 the complete circuit is given with the exception of the power supply. The alarm contains four IC's, MC 14566. The first IC (IC1) divides the 50 Hz signal, which is fed to its input via the RC-filter R1/C1, down to 1 Hz. At its output there are second pulses. This output is taken to the edge of the printed circuit board, and is easily accessible (connection 1 on the printed circuit board). From this point digital clocks without a time base can be provided with a 1 Hz timing signal. The 1:50 divider is followed by two 1:60 dividers. Hour pulses are available at the output of the second divider (IC3). This output is brought out, as is also a further output which gives 10-minute pulses. If required the 10-minute output can be used to switch off the alarm after 10 minutes. For this purpose, this output (connection 2 on the printed circuit board) is connected via a diode to the input of gate N4, (pin 8), the cathode being connected to the divider output. An hourly chime can be connected, for instance, to the hour-output (connection 3 on the printed circuit). The output is almost permanently connected to the input of C4. This has division ratios 1:6, 1:12 and 1:24 which are selected by switch S3. The alarm sounds, therefore, every six, twelve or twenty-
four hours are starting the alarm, dependent on the switch position.
At the end of the set period the Qm output (pin 10) of the monostable becomes '1'. At this moment resetting of all dividers takes place via two NAND-gates, N1 and N2. Simultaneously, the flipflop consisting of N3 and N4 is set. Transistor T1 switches on relay Rel, the contact Rel of which switches the supply to the alarm bell.
To switch off the alarm note, the flipflop must be reset. This is done either by hand, by operating S2, or as described automatically by the 10-minute output of IC3.
The setting of the alarm: If it is assumed that the alarm call shall take place at 8.35h every morning, then switch S3 is put in position '24' and the pushbutton S1 should be pressed at 8.35h (on the first morning). By this means all divider stages are given a reset pulse, and

Figure 1. Block diagram of the internal circuit of the MC 14566.

Figure 2. Total circuit of the alarm, excluding power supply. The unit can also be used as time switch, such as for squares.

Figure 3. In the power supply there is a choice between stabiliser IC TBA 625A, or type L 129. The printed circuit board is designed for both types.

Figures 4 and 5. The alarm circuit board, which also contains the power supply.
The first alarm period is started. If one wishes to connect the alarm to a digital clock, then for the alarm time to agree with the clock display it is essential to operate both devices from the same time base.

**The power supply**

Figure 3 shows a stabilised power supply which can be mounted on the alarm printed circuit board. The power supply uses an integrated 5 V regulator (IC6), and one can choose between types TBA 625A and L 129. To prevent excessive loading of the regulator, the relay is connected to the unstabilised voltage (+10 V). At the output of the mains supply there is an electrolytic capacitor to suppress any oscillatory tendency. It is best to use a tantalum electrolytic capacitor in this position because of its low self-inductance.

The printed circuit board is laid out in such a manner that two alternative bridge rectifiers can be used, the TBR 1050 and the BY 164.

**Parts list for figures 2 and 3.**

**Resistors:**
- \( R1 = 100 \, \text{k} \)
- \( R2, R4, R5 = 1 \, \text{M} \)
- \( R3 = 27 \, \text{k} \)

**Capacitors:**
- \( C1 = 47 \, \text{n} \)
- \( C2 = 470 \, \mu \text{F}/25 \, \text{V} \)
- \( C3 = 10 \, \mu \text{F}/10 \, \text{V} \) (Tantalum)
- \( C4 = 100 \, \text{p} \)

**Semiconductors:**
- \( R1 = \text{TUN} \)
- \( D1 = \text{DUS} \)
- \( B1 = \text{TBR 1050 or BY 164} \)
- \( IC1 \) to \( IC4 = \text{MC 14566} \)
- \( IC5 = \text{CD 4011} \)
- \( IC6 = \text{L 129 or TBA 625A} \)

**Miscellaneous:**
- \( Re = \text{Relay 10 V, min. 100} \, \Omega \)
- \( S1, S2 = \text{key 1 x ON} \)
- \( S3 = \text{switch single-pole 3 way} \)

The printed circuit board (figure 4) contains the complete alarm circuit, including the power supply. From the component lay-out (figure 5) it can readily be seen that the printed circuit board is suitable for two different types of bridge rectifier, or regulator IC's respectively.

When mounting the components it is best to start with the power supply. When this is completed, one can check whether the stabilised voltage of +5 V is present. If this check is satisfactory, then the rest of the circuit can be completed. It should be noted that although the MOS-IC's are already protected by internal diodes, care should nevertheless be taken in handling these components.
capacity relay

The capacity relay consists basically of an oscillator, a detector and a relay driver stage.
A length of wire is connected to a 'sensitive' point in the oscillator circuit. Any object in the vicinity of this wire will load and detune the oscillator; the extent to which this occurs depends on the size of the object, how 'lossy' it is, how close it is to the wire, and, of course, how stable the oscillator is. A large salt water container, such as the human body, is particularly effective. The preset potentiometer P1 is used to so adjust the oscillator stage (T1) that it will only just start to oscillate. This adjustment should be made with the 'aerial' connected, so it becomes a question of trial and error: after each readjustment one must step back a few paces to see whether the oscillator will start again.

The oscillator drives an amplifier and detector stage (T2, D2, D3). As long as the oscillator is running, the base of T3 is driven negative. If a sufficiently large object approaches the aerial, however, the negative drive to T3 disappears. R7

Parts list:

Resistors:
- R1, R3 = 1k
- R2 = 270
- R4, R6 = 100k
- R5 = 47
- R7 = 1M
- P1 = 47K

Capacitors:
- C1, C4, C5 = 470p
- C2 = 4n7
- C3, C6 = 270p
- C7 = 47n ... 10μF/3V

Semiconductors:
- T1 = E300
- T2 = BF494
- T3, T4 = BC547B
- D1 = 9.1 V zener (400 mW)
- D2 ... D6 = 1N4148

Misc.:  
- L1 = 60 turns 0.2 mm (36 SWG) Cu em on HF core
- Relay: 10 V 50 mA max.

santatronics
Pin the tail on the donkey

This is an electronic version of an age-old children’s party game. The game is extremely simple. A large picture of a donkey (less tail) is pinned up on the wall. The contestant is blindfolded and provided with a ‘tail’ which must be pinned in the appropriate location on the donkey’s posterior. The area around the tail location on the donkey is marked off with concentric circles denoting scores; 50 for ‘bull’s-eye’ (or should we say ‘donkey’s . . . ’?!), 25 for first circle and so on.

The electronic version provides automatic indication of the score. Operation is extremely simple. The ‘target’ is made up of four concentric circles of aluminium foil glued to the back of the card on which is drawn the donkey. An output lead is taken from each circle to one of the inputs of a decoder made up of 2-input NAND-gates. This decodes the 4 outputs into BCD to drive the 7447 seven segment decoder-drivers, which drive the display. The four codes hardwired into the decoder correspond to scores 50, 25, 10 and 5. Normally, all inputs to the decoder are high and the display is zero. When the tail (an earthed probe) is pinned to the donkey one of the inputs to the decoder is grounded and the appropriate score is displayed. If the tail is outside the outer circle the score remains at zero. If the tail is pinned in the gap between two circles then the contestant takes his turn again.
The alignment of superhet receivers presents problems that may deter some enthusiasts from undertaking their construction. A simple MW superregenerative receiver presents no such difficulties, and the results obtained can be quite satisfactory when one has achieved the necessary ‘touch’ for the reaction control. The circuit described here performs quite favourably compared with a superhet, especially if an external aerial is used.

The quest for ‘superhet’ sensitivity and selectivity dates from the time when a valve was an expensive item, and the licence fee depended on the number of valves in the set. The simple construction and lack of alignment of the ‘superregen’ are of course achieved at the cost of selectivity and stability.

The circuit is a fairly classic design, but the performance is much improved due to the use of modern components in a well thought-out circuit. Using a ferrite aerial good reception of local stations is possible, and use of a longer ferrite rod results in an even better performance. For long distance reception an external aerial and earth can be used.

The design also provides the basis for a simple short wave receiver by winding the aerial coil to suit the required frequency range.

The circuit

The tuned circuit consists of L1 and C1. No coupling winding is used on this coil, as this can often pick up interference from powerful short wave transmitters. Instead the output is taken direct from the ‘live’ end of the coil, and the use of a (high input impedance) source follower T1 ensures that the tuned circuit is not unduly damped. Positive feedback is taken from the source of T1 via C2 to a tapping on the coil, and is adjustable by P1.

The highest selectivity occurs just before the feedback is sufficient to cause the onset of oscillation. T3 provides substantial r.f. gain with T2 as its constant current collector load and also functions as a detector. Rectification of the r.f. signal takes place at the collector of T3 rather than the base, as this offers a lower detector threshold.

The a.f. amplifier embodies one or two unusual design features. The a.f. amplifiers of common commercial receivers often have such a high quiescent current that battery life is severely curtailed. In this circuit the Darlington output stage has zero quiescent current, which, in addition to reducing the power consumption of the receiver, also eliminates one adjustment potentiometer. The quiescent current of the whole receiver is only 1 mA, rising to 50 mA at full output. This is not achieved without some compromise, which is of course the inevitable crossover distortion associated with pure class B output stages. Fortunately most of this distortion appears at high audio frequencies and, since the bandwidth of AM transmissions is limited anyway, it is possible to roll off the h.f. response of the amplifier, reducing the distortion without noticeably affecting the frequency range of the signal.

This is provided by a filter in the feedback loop comprising R12-R14 and C10-C12, which gives a sharp roll-off in the amplifier gain above about 6 kHz. To ensure amplifier stability with varying loads R18 and C14 are connected across the output. The set can thus be used equally well with a high (or low) impedance earphone instead of the loudspeaker. The maximum output with an 8 Ω speaker is 250 mW and, provided the speaker is reasonably efficient, this will provide adequate volume for an average room.

Construction

Figure 2 gives a printed circuit board and component layout for the set, which considerably simplifies the assembly. Care should be taken, however, to keep the connections to C1, L1 and P1 as short as possible, as otherwise the set may be unduly sensitive to hand capacitance and will be difficult to keep stable. For this reason also a long insulated spindel is recommended for P1.

The aerial coil on a 10 mm diameter ferrite rod 100 mm long consists of 70 turns close wound enamelled copper wire 0.3 to 0.5 mm diameter (31 to 45 S.W.G.) lapped 20 turns from the earth end. An external aerial can be connected to point A via a 4.7 p capacitor Cx, or by a 4-20 p trimmer. Pin configurations for the transistors used are given in figure 1. It may be possible to use alternative types for T1 and T2, and three equivalents are listed for T3. There are numerous alternatives to T4.

Parts list.

Resistors:
R1 = 1 k
R2,R14 = 4.7 k
R3 = 10 M
R4 = 3 MΩ
R5 = 22 k
R6,R10 = 100 k
R7,R19 = 10 k
R8 = 1 M
R9 = 68 k
R11,R15 = 47 k
R12,R13 = 470 Ω
R16,R17 = 2.2 Ω
R18 = 10 Ω
P1 = 4 kΩ lin.
P2 = 470 kΩ log.

Semiconductors:
T1,T2 = E 300
T3 = BF 494/495 (BF194/195)
T4 = BC 547B
T5 = BC 557
T6 = BC 517
T7 = BC 518
Q1,02 = 1N4148

Capacitors:
C1 = 4 . . . 355 p or 4 . . . 500 p
C2 = 10 n (ceramic)
C3,C7,C8,C14 = 100 n
C4 = 1 μF
C5 = 820 p (ceramic)
C6 = 150 p (ceramic)
C9,C10 = 1 μ/6 V
C11 = 3 nF
C12 = 220 p
C13 = 100 μ/6 V
C15 = 1000 μ/10 V
Cx = see text

Misc.:
L1 = see text
and T5, but the types specified for T6 and T7 must be used as there are no alternatives. These Darlington transistors offer the advantage of high current gain (typically 30000) in a single can.

**Test points**

Four test points are given in figure 1. The minimum voltages at these points should be:
- Voltage at point 1: 1 V
- Voltage at point 2: 0.5 V
- Voltage at point 3: 1.5 V
- Voltage at point 4: 4.5 V

**Operation of the receiver**

When tuning the receiver the reaction control P1 must be carefully adjusted. It is best to turn up P1 until the receiver oscillates. The tuning capacitor may now be adjusted to tune the set, and when a transmitter is being received the level of the oscillation will change. P1 can then be backed off until the oscillation just ceases. If desired P1 can be replaced by a 4k7 preset, in series with a 1 k potentiometer for the fine reaction control. With the 1 k pot. in its central position the preset can be adjusted so that the receiver is on the verge of oscillation. Adjustment of the 1 k will then take it into or out of oscillation. The best long-distance reception is achieved by using an external aerial and earth. Some improvement can also be obtained, whilst still retaining the directional properties of a ferrite aerial, if a larger ferrite rod is used for L1. Alternatively, two small rods can be mounted side by side and sellotaped together, and the coil wound over the combined rods. If either of these methods is used the number of turns on the coil must be reduced to achieve the same inductance. For instance, when using two 10 mm diameter rods 55 to 60 turns was found to be the optimum, with the tapping 15 to 20 turns from the earthy end of the coil.

The receiver will also operate on the short-wave bands using air cored coils. On the prototype L1 was replaced by a coil of about 80 mm diameter, having 6 turns 1 mm diameter wire (19 S.W.G.) with the tap 1 turn from the earthy end. These modifications resulted in the reception of several transmitters in the range 3-13 MHz, and other wavebands could be obtained by further experimentation.
The Texas IC type SN 16880 N contains all the functions necessary for a stereo LED level meter, which can replace the conventional moving coil instrument in tape recorders or audio mixers. Unlike LED level meters previously described in Elektor, the SN 16880 N provides a logarithmic indication of voltage, and hence of sound level.

The inputs to the IC (pins 9 and 11) feed into two active rectifiers, with their outputs connected in parallel. This means that the highest level input is automatically displayed. If separate indication for each channel is required, then it is necessary to use two IC's. The rectifier outputs are connected to the inverting inputs of five analogue voltage comparators, the non-inverting inputs of which are connected to various points in a logarithmic potential divider chain. This provides reference voltages for each of the comparators in 5 dB steps. When the rectified input signal exceeds the reference voltage of a particular comparator, then that comparator switches, turning on the output transistor connected to the comparator.

The truth table shows the relationship between the input levels in dB and voltage, and the output states. The five output stages consist of open-collector transistors, each capable of sinking a maximum current of 50 mA. The outputs can be used to switch LED's directly as shown in figure 2. It is recommended that four green LED's should be used for outputs 1 to 4 to indicate the signal level, with a red LED connected to output 5 to indicate overmodulation. The greater efficiency (and hence brightness) of the red LED's will make an overload indication quite apparent.

The voltages given in the table are for the maximum input sensitivity of the IC (i.e. with the signal fed directly into pin 9 or 11). For larger input voltages a potentiometer may be inserted in series with the inputs, which together with the input impedance of the IC will form an input attenuator, as shown in figure 2. Using the 100 k potentiometers shown the 'f.s.d.' of the meter may be adjusted from about 357 mV to 2.15 V. The potentiometers may also be used to balance the two inputs.

For inputs greater than 2.15 V larger values of potentiometer must be used. 470 k and 1 M will give full-scale readings of up to 8.75 and 18.2 V respectively. When calibrating the meter the potentiometers should be adjusted so that the red LED just lights with the maximum required input voltage. The output voltage of the rectifiers must obviously be stored for a period long enough to enable reading, as otherwise short transients would not be seen by the meter user, though they might overmodulate the tape. This is the function of C1 in figure 2. With the value given the attack time (time taken for the voltage on C1 to reach almost the full input voltage in response to a step input) is about 10 ms, which is fast enough to capture transients. The decay time is about 550 ms, which gives reasonable ease of reading. This value may be altered to suit individual taste. Finally it should be noted that, as large current pulses are drawn from the supply when the LED's switch, a well-regulated supply is necessary.

The truth table shows the relationship between the input levels in dB and voltage, and the output states. The five output stages consist of open-collector transistors, each capable of sinking a maximum current of 50 mA. The outputs can be used to switch LED's directly as shown in figure 2. It is recommended that four green LED's should be used for outputs 1 to 4 to indicate the signal level, with a red LED connected to output 5 to indicate overmodulation. The greater efficiency (and hence brightness) of the red LED's will make an overload indication quite apparent.

The voltages given in the table are for the maximum input sensitivity of the IC (i.e. with the signal fed directly into pin 9 or 11). For larger input voltages a potentiometer may be inserted in series with the inputs, which together with the input impedance of the IC will form an input attenuator, as shown in figure 2. Using the 100 k potentiometers shown the 'f.s.d.' of the meter may be adjusted from about 357 mV to 2.15 V. The potentiometers may also be used to balance the two inputs.

For inputs greater than 2.15 V larger values of potentiometer must be used. 470 k and 1 M will give full-scale readings of up to 8.75 and 18.2 V respectively. When calibrating the meter the potentiometers should be adjusted so

The truth table shows the relationship between the input levels in dB and voltage, and the output states. The five output stages consist of open-collector transistors, each capable of sinking a maximum current of 50 mA. The outputs can be used to switch LED's directly as shown in figure 2. It is recommended that four green LED's should be used for outputs 1 to 4 to indicate the signal level, with a red LED connected to output 5 to indicate overmodulation. The greater efficiency (and hence brightness) of the red LED's will make an overload indication quite apparent.

The voltages given in the table are for the maximum input sensitivity of the IC (i.e. with the signal fed directly into pin 9 or 11). For larger input voltages a potentiometer may be inserted in series with the inputs, which together with the input impedance of the IC will form an input attenuator, as shown in figure 2. Using the 100 k potentiometers shown the 'f.s.d.' of the meter may be adjusted from about 357 mV to 2.15 V. The potentiometers may also be used to balance the two inputs.

For inputs greater than 2.15 V larger values of potentiometer must be used. 470 k and 1 M will give full-scale readings of up to 8.75 and 18.2 V respectively. When calibrating the meter the potentiometers should be adjusted so

the red LED just lights with the maximum required input voltage. The output voltage of the rectifiers must obviously be stored for a period long enough to enable reading, as otherwise short transients would not be seen by the meter user, though they might overmodulate the tape. This is the function of C1 in figure 2. With the value given the attack time (time taken for the voltage on C1 to reach almost the full input voltage in response to a step input) is about 10 ms, which is fast enough to capture transients. The decay time is about 550 ms, which gives reasonable ease of reading. This value may be altered to suit individual taste. Finally it should be noted that, as large current pulses are drawn from the supply when the LED's switch, a well-regulated supply is necessary.

Texas Instruments application note
The use of frequency dividers in electronic organs has been known for many years. The usual procedure is to use divide-by-two stages to divide down the notes of the highest octave to obtain the lower octaves. Until recently it was normal practice to use twelve independent master oscillators for the twelve notes of the top octave. The disadvantages of this approach are that twelve oscillators have to be adjusted when tuning the organ, a procedure that requires a skilled ear. Since the oscillators are independent, supply voltage variations, temperature changes and component ageing can all make the organ go out of tune. A digital master oscillator, in which the notes of the top octave are derived from, and are all locked to, a single clock generator, suffers from no such disadvantages. Tuning is accomplished simply by altering the clock frequency, and if the clock frequency does drift this will not be noticed when playing solo, since the relative pitch of the notes will remain the same.
There are various digital methods of tone generation, which all have their peculiar advantages and disadvantages, and the most interesting of these will be discussed in the following text.

A semitone interval in the tempered scale is equal to $\sqrt[2]{2}$ or 1.0594631. That is to say the frequency of any note is 1.0594631 times the frequency of the note a semitone below it. The most obvious method of achieving this frequency ratio would be to divide down the output of a clock generator, using a separate divider chain for each of the twelve notes. This method is shown in figure 1. The accuracy of each note depends on the length of the divider chain used, and with the division ratios shown a three-decade counter is required for each note. The use of long divider chains requires a high clock frequency, and the component cost is high.

A second approach to the problem uses the fraction $\frac{185}{196}$ which is a good approximation to $\sqrt[2]{2}$.

The principle of this system is shown in figure 2. The output of the clock generator is fed to a circuit that passes 185 out of every 196 clock pulses and inhibits the remaining eleven. The output of this circuit is fed to a similar circuit. Thus each output produces 185 output pulses for 196 input pulses.

If the average frequency of any output was measured using a frequency meter with a long gate period it is obvious that it would be $\frac{185}{196}$ of the frequency of the preceding output. However, though the long-term average frequency is correct, the output waveform is very irregular due to the fact that there is a gap where the 11 pulses are missing. If the outputs use of this principle. This is the Intermetall SAH190, an internal block diagram which is given in figure 4. Since jitter becomes worse the more $\sqrt[2]{2}$ stages are cascaded, the number of subsequent divide-by-two stages required for the suppression depends on the jitter at the output of the final $\sqrt[2]{2}$ stage. Intermetall overcame this difficulty by using 12 cascaded $\sqrt[2]{2}$ dividers, but by using four cascaded three-semitones or $\sqrt[2]{3}$ dividers (represented by the fraction 44) and a one-semitone ($\sqrt[2]{2}$) and two-semi-

tone ($\sqrt[2]{3}$) divider, represented by the

![Figure 1. Master oscillator system in which each note is divided down individually from a common clock generator.](image1)

![Figure 2. System which makes use of the division ratio $\frac{185}{196}$ as an approximation to $\sqrt[2]{2}$ by inhibiting 11 out of every 196 pulses. The output dividers (blocks 1) reduce jitter.](image2)

![Figure 3. Practical realisation of a $\frac{185}{196}$ divider. Only 185 of every 196 input pulses are allowed through gate A4 to the output.](image3)
Figure 4. Block diagram of the intermediate SAH 190 IC. This makes use of the principles of figures 2 and 3, but the basic interval used is 3 semitones, for reasons explained in the text.

Figure 5. A complete master oscillator using 3 SAH 190 ICs.

Figure 6. Showing the timing diagram for frequency synthesis by the addition of partial frequencies. The symmetrical outputs of the binary dividers must have their mark-space ratios altered so that the pulse trains may be interleaved without pulses ever coinciding.

Figure 7. Block diagram of a master oscillator using synthesis by the addition of partial frequencies.

Table 1. Showing the frequency ratios of notes in the octaves in decimal and binary.

<table>
<thead>
<tr>
<th>Note</th>
<th>21/20</th>
<th>2-12</th>
<th>2-22</th>
<th>2-42</th>
<th>2-62</th>
<th>2-82</th>
<th>2-92</th>
</tr>
</thead>
<tbody>
<tr>
<td>c</td>
<td>1.0</td>
<td>0.0</td>
<td>0.0</td>
<td>0.0</td>
<td>0.0</td>
<td>0.0</td>
<td>0.0</td>
</tr>
<tr>
<td>b</td>
<td>1.1</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>a#</td>
<td>1.11</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>a</td>
<td>1.1</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>b#</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>g</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>f#</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>f</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>e</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>d#</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>d</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>c#</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td>c</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
<td>1.0</td>
</tr>
</tbody>
</table>
A complete master oscillator using three of these ICs is shown in figure 5. The first IC receives its input direct from the clock generator. The second receives its input from the $\sqrt{2}$ divider of the first IC, and the third receives its input from the $2/2$ divider of the first IC. The first IC thus produces 4 notes with a three-semitone interval between each note. The outputs of the second IC are also three semitones apart, but each is a semitone below the corresponding output of the first IC. Similarly the outputs of the third IC are all two semitones below the corresponding output of the first IC. Thus, if $C_1$ is obtained from output $f_1$ of the first IC, then $B_1$ will be obtained from the $f_2$ output of the second IC, and $B_2$ will be obtained from the $f_3$ output of the third IC and so on. In this way the use of 12 cascaded $\sqrt{2}$ dividers is avoided, thus simplifying the anti-jitter circuitry, which the IC also contains.

The fourth system involves the expression of $\sqrt{2}$ as a power series of negative powers of two. The equation

$$\frac{\sqrt{2}}{10} = 2^{-0.5} + 2^{-1.5} + 2^{-2.5} + 2^{-3.5} + 2^{-4.5}$$

represents $\sqrt{2}$ with an error of only $2 \times 10^{-7}$, and gives $\sqrt{2}$ as 1.059462890625. This seems rather an elegant solution, but unfortunately, since powers up to $2^{-10}$ are required, this means that 10 divide-by-two stages are required for each $\sqrt{2}$ divider. In addition the outputs of these dividers must be OR'd together. Furthermore the mark-space ratios of the individual pulse trains must be modified so that no pulses coincide, as all must be counted separately after passing through the OR-gate.

The fifth and final system to be described also makes use of combinations of powers of two, but for direct synthesis of the required frequencies rather than for obtaining a chosen division ratio. Any frequency can be produced by addition of pulse trains of partial frequencies. The practical aspects are, of course, more complicated than this simple statement suggests. Frequencies whose ratios correspond to intervals in the tempered tison scale cannot be synthesised precisely, since the semitone interval $\sqrt{2}$ is an irrational number.

They can, however, be approached as closely as required by making the lowest partial frequency element very small compared to the largest one in any given frequency. Since in this case the partial frequencies will be obtained by dividing down a clock frequency in a series of binary (divide-by-two) stages, the achievable accuracy will be one part in $2^n$, where $n$ is the number of divider stages.

From musical publications it is evident that the maximum permissible frequency error that will remain undetected is about 0.05% or one part in 2000. The use of 11 binary divider stages will give an accuracy of one part in $2^{21}$ or 2048.

Jitter also occurs when adding partial frequencies, and must be removed by divider chains on the output of the synthesiser. 8 binary divider stages are required to produce a sufficiently jitter-free output, so to obtain C4 (4186 Hz) the output frequency of the synthesiser must be around 2 MHz.

To see how the individual notes are synthesised it is necessary to refer to figure 6 and table 1. Table 1 expresses the twelve notes of the octave as frequency ratios. Thus if C5 is taken as 1,000 Hz (binary 1.0000) then C6, which is twice the frequency, is decimal 2,000 Hz (binary 10.000...) and the other notes lie in between. Thus a particular note may be synthesised by taking an input to the synthesiser from a divider stage when there is a '1' in the corresponding column of the binary number. Thus, for example, E is represented by binary 1.01000001010, so inputs are required from the $2^0$, $2^{-2}$, $2^{-7}$ and $2^{-9}$ dividers. However, the frequencies provided by these dividers cannot simply be OR'd together. The reason for this is apparent in figure 6. If, for instance, the $2^{2}$ and $2^{-3}$ outputs were OR'd together, then the output of the OR-gate would follow
the 2\textsuperscript{nd} waveform while the 2\textsuperscript{-2} waveform was low, but immediately it went high the output of the OR gate would go high and the 2\textsuperscript{nd} waveform would have no effect. This would result in a frequency lower than 2\textsuperscript{-2} but higher than 2\textsuperscript{-3}, whereas the desired result was the sum of the two frequencies. To avoid this it is necessary to modify the mark-space ratio of the waveforms so that no two pulses coincide when applied to the OR-gate. This is achieved by AND-ing the lower frequency outputs with the complement of the higher frequency ones, so that the lower frequency outputs can only go high while the higher frequency ones are low, thus ensuring that two high outputs cannot coincide. This is shown in the lower part of figure 6. 2\textsuperscript{-2} is ANDed with 2\textsuperscript{-1}, so that it may only go high when 2\textsuperscript{-2} is low. 2\textsuperscript{-1} is ANDed with 2\textsuperscript{-2} and 2\textsuperscript{-1}, and so on, until finally 2\textsuperscript{-12} is ANDed with the complements of all the other outputs. The various pulse trains can thus be interleaved by OR-ing them together without any of the pulses ever coinciding.

Figure 7 shows the block diagram of a master oscillator using the principles outlined above. The partial frequencies are obtained from a clock generator by dividing down using a series of flip-flops. Since the flip-flops have Q as well as \bar{Q} outputs the complements of the various outputs are available. As outputs from 2\textsuperscript{0} (half the clock frequency) down to 2\textsuperscript{-10} are required, 11 flip-flops are necessary. The outputs are ANDed with the complements of other outputs as described earlier to give 11 outputs shown as 2\textsuperscript{0} to 2\textsuperscript{-10}. These outputs are then OR'd together as required to give the correct frequency ratios. Finally each output passes through 8 divide-by-two stages to remove jitter, at the outputs of which 11 notes of the top octave are available. The two C\textsubscript{5}, C\textsubscript{6} and C\textsubscript{8}, being an integral negative power of two times the clock frequency, do not need to be synthesised but are simply obtained from the appropriate flip-flops of the input divider stages (FF1 to FF11).

As a refinement, vibrato can be introduced into the system simply by modulating the frequency of the clock generator. The effect known as 'octave tremolo', in which the pitch of the notes jumps up and down by an octave, can also be obtained by interposing an additional flip-flop (FF12) between the clock generator and the input dividers and switching it in and out of circuit by means of an octave tremolo oscillator. A practical circuit and constructional details of this master oscillator will be given in the second part of this article.

Modifications to Additions to Improvements on Corrections in Circuits published in Elektor

TV tennis

Based on experience gained in our laboratories while developing extensions for the TV tennis (Elektor 7, p. 1111), and also during non-stop operation at the audio fair last October, we feel that the following points bear further comment:

- the IC numbers IC10 and IC11 on the component layout for the main p.c.b. (figure 7) are interchanged. Reading from top to bottom down the left-hand row of ICs, the order should be: IC8, IC10, IC7, IC12, IC9, IC11, IC13. Since both ICs are 7400s, this error will not affect the performance of the design; however, if the mains sync modification of figure 3a is being carried out it can lead to misunderstandings as to which track on the board should be broken.
- improved picture definition and sync pulses can be obtained by changing the values of C34 and C38 in the modulator unit: C34 can be increased to 10 µ/6.3 V (+ to R55, - to point A), whereas C38 can be decreased to 47 p.
- in some cases a minor improvement of the picture can be obtained by adding small resistors (1...22Ω) in series with the decoupling capacitors C4, C8, C11, C14, C17, C20, C23 and C\textsubscript{x}. The improvement depends on how 'lossy' the capacitors were in the first place.

- C\textsubscript{x} was not listed in the parts list. It is 100 n.
- it was perhaps not made sufficiently clear in the text that we do not advise using the circuit on 405 lines VHF, as this calls for several modifications to the line sync and horizontal but and ball position circuits. The modulator can easily be tuned to give a good picture at the low-frequency end of the UHF band, on 625 lines, without any circuit modifications.

- a further point which was not specifically stated in the text is that the power supply should be short-circuit protected. The reason for this is that inadvertently pressing both "serve" buttons simultaneously connects R42 and R38 (10 Ω) across the supply — the current consumption then becomes more than 1 A. The supply which we "strongly recommended" (figure 4) is designed to withstand this.

- for the extensions to the game which will be published shortly (new games, boundaries, net, sounds and scoring), various connections will have to be made to the existing board. This should present no problems, but to simplify matters a new board with additional markings will be introduced as soon as stocks of the original board have run out. There are no circuit modifications required for this, so both boards can be used equally well for the extended version.

TCA730/740

The layout for the p.c.b. for the TCA730/740 preamplifier contains an error: the junction C3/R7 should be connected to the junction (C5/R5) on pin 5 of 730. The boards supplied with the dp print service (no. 9191) are correct.

Furthermore, the latest Philips application notes show a minor design modification: R5 and R5\textsuperscript{r} are now shown 68 k instead of 120 k, and R2 and R2\textsuperscript{r} are now shown 33 k instead of 18 k. We have not yet experimented to see what difference this makes.

Selектор

Owing to an error in the final state of the revised version before going to print, the article 'Reals between the lines' was included in Elektor 8, p. 1207. The art editor offers his apologies.
Low-cost domestic burglar alarms often operate on the loop principle. A number of normally closed microswitches protect points of entry. These are all connected in series, so that opening a door or window will open one of the switches and break the circuit, thus setting off the alarm. Similarly any attempt to cut the wires leading to the switches will set off the alarm. However, this type of circuit is not proof against bridging out a switch with a link, which can easily be done if the wires are not concealed. Concealment of the wires increases the difficulty of installing an alarm, and a surface run of twin core bell flex is a much more attractive proposition to the home constructor.

Fortunately it is a simple matter to construct an alarm operating on the loop resistance principle. The idea is that a resistor is included in series with each microswitch, mounted in the microswitch housing. When the alarm is in operation the loop resistance is monitored. If the wires are cut the loop resistance immediately becomes infinite and the alarm is set off, while any attempt to bridge out a switch will decrease the loop resistance, also setting off the alarm. The alarm system can be defeated (find out how yourself) but it is considerably more difficult.

Operation of the circuit is very simple. The loop resistors form a potential divider with a 100 k pot. The pot is adjusted until the voltage at point X is between the thresholds of the two comparators. The outputs of both comparators are thus low. Any increase in voltage (due to breaking the loop) will exceed the threshold of IC1, causing the output to swing positive and producing a 1 on the output of the OR gate. Any decrease in voltage due to bridging a switch will cause the output of IC2 to go positive.
In response to popular demand we publish this design for an FM stereo decoder using the Motorola MC1310P. Although nothing is claimed for this circuit by way of originality (it must have been published in some form hundreds of times) it is nevertheless a useful design utilising a device that has become virtually an industry standard. Furthermore, a printed circuit board is (of course!) available from the EPS print service.

Mode of operation
The block diagram (figure 1) will explain the mode of operation. The stereo decoder IC consists of three circuit sections. The channel switch used to recreate the right-left information is at the bottom left of figure 1. It receives the stereo signal from the input amplifier via the usual IF demodulator. The circuit at the top of figure 1 is used to recreate, in the correct phase, the 38 kHz subcarrier suppressed at the transmitter. To prevent the internally generated carrier of the decoder being 180° out of phase with the suppressed auxiliary carrier of the transmitter, the carrier generator of the decoder oscillates at 76 kHz. The required subcarrier frequency (38 kHz) is then obtained by dividing the generator frequency in the ratio 2:1. A second divider carries out a further division in the same ratio, so that a pilot frequency (19 kHz) is available at the output of the second divider. This 19 kHz frequency is taken to a phase discriminator (second stage in the top section) which supplies the control voltage to the 76 kHz oscillator. The output voltage of the phase comparator is zero only if the phase shift between the transmitted pilot frequency and the internal generator frequency is 90°. In all other cases the phase comparator gives an output voltage with a DC component which is filtered out by a low-pass filter. After adequate amplification this DC voltage is used to control the 76 kHz oscillator. This control voltage controls the oscillator so as to establish a phase shift of 90° between the internally generated 19 kHz and the 19 kHz pilot frequency, at which time the control voltage is zero.

The middle section of figure 1 generates the drive voltage for the stereo on/off switch and the stereo indicator. To achieve this, another 19 kHz signal is generated in a third divider, which has the same phase as the pilot frequency. Using this signal a DC voltage is generated in a second discriminator, the value of which is proportional to the amplitude of the pilot frequency. Since
The amplitude of the pilot frequency is a measure of the 'stereo goodness', as well as an indication of the availability of a stereo transmission, the DC voltage can be used as the drive voltage for a Schmitt trigger.

The Schmitt trigger operates both the stereo switch and the stereo indicator lamp.

The regenerated 38 kHz auxiliary carrier then passes to the channel switch at the outputs of which the left-right signals are available.

The practical circuit

The complete circuit of the stereo decoder using the MC1310P is shown in figure 2. The LF signal arrives via the capacitor C1 to the input (pin 2) of the IC. The oscillator frequency (76 kHz) is set by the combination of PI, R1 and C2, the frequency drift of the oscillator is compensated within the range -10°C ... +50°C. C2 is a styroflex type with the tightest possible tolerance (1% ... 2%).

The low-pass filter for the control voltage of the 76 kHz oscillator consists of components C3, C4 and R2, and an internal resistance within the IC. The de-emphasis network used to equalise the pre-emphasis of the transmitted stereo signal consists of the output impedance of the amplifier and of both RC networks R3, C8 and R4, C7.

The input impedance of the LF amplifier which follows the decoder should be at least 22 kΩ otherwise a marked effect on the de-emphasis is introduced. Because capacitors C3, C4, C7 and C8 are frequency determining components, low temperature coefficient types must be used, preferably polystyrene.

The coupling of the phase comparator circuit is done via C5. If this capacitor is 47 nF, the subcarrier waveform generated will lead by 3.5°. This, together with the phase shift introduced within the IC, amounts to a total phase advance of 5.5°. This phase shift is compensated by a capacitor (Cx) between pin 3 and +Vb, A capacitor of 820 pF will compensate an advance of 5.5°.

**Figure 1.** Block diagram of the MC1310P — a complete stereo decoder on one chip.

**Figure 2.** Circuit diagram of the stereo decoder. For setting up, the set is tuned to a stereo transmission and P1 is adjusted until the stereo indicator lights.

**Figure 3.** The p.c. board and component layout.

---

**Parts list:**

Capacitors:
- C1, C9, C10 = 10 μF/16 V
- C2 = 470 pF
- C3, C6 = 220 nF
- C4 = 470 nF
- C5 = 47 nF
- C7, C8 = 10 nF
- Cx = 820 pF (typ, see text)

Resistors:
- R1 = 15 kΩ
- R2 = 1 kΩ
- R3, R4 = 4 kΩ
- R5 = 27 kΩ
- R6 = 10 kΩ
- R7, R8 = 100 kΩ
- P1 = 4 kΩ lin (preset)

Semiconductors:
- T1 = BC107
- ICl = MC1310P

Misc.:
- L1 = indicator lamp, 12 V/75 mA max. (see text)
Larger values would cause the subcarrier waveform to lag. In this way, possible phase shift which may occur in the IF amplifiers can be compensated for. This possibility can also be used if the channel separation should not be satisfactory. This fault is usually only plainly apparent in the case of stereo test transmissions or by using a stereo signal generator. The low-pass filter prior to the stereo-switch consists of an internal resistance together with C6.

It offers the possibility of externally setting the mono/stereo switch to the position 'mono', this is done by applying +0.3 V to point 8. This positive bias is taken from the supply voltage via R6, T1 and R5. The supply voltage can be taken to point A in figure 2 via a single pole switch or via a sensor switch.

In combined AM/FM receivers, interference due to the oscillator waveform of the IC may arise, particularly during AM reception. In such cases the 76 kHz oscillator can be made inactive in two ways. Either by connecting pin 14 to supply common, or by connecting pin 14 to the positive supply via a 3.3 kΩ resistor. The latter can be combined with the external mono switch-over, connecting point A to pin 14 via a 3.3 kΩ resistor.

A 12 V/75 mA type is intended for the indicator lamp. Other types, including an LED, may of course be used with a suitable series resistance. With the usual LED the series resistance is calculated for a 20 mA max. current. The IC has an internal resistance which limits the switch-on current of the indicator lamp to 250 mA. Although the IC has a wide supply current range, a 12 V supply is recommended, the component values given in figure 2 are for this supply voltage. Lower supply voltages would necessitate changes in some values. The main characteristics of the MC1310P are summarised in table 1.

### Table 1

<table>
<thead>
<tr>
<th>MC1310P Data</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum input voltage V&lt;sub&gt;ff&lt;/sub&gt; in...</td>
<td>560 mV</td>
</tr>
<tr>
<td>(Stereos, distortion factor 0.5%)</td>
<td></td>
</tr>
<tr>
<td>Maximum input voltage</td>
<td>560 mV</td>
</tr>
<tr>
<td>(Mono, distortion factor 1%)</td>
<td></td>
</tr>
<tr>
<td>Input impedance</td>
<td>50 k</td>
</tr>
<tr>
<td>Channel separation (50 Hz ... 15 kHz)</td>
<td>40 dB</td>
</tr>
<tr>
<td>Balance in 'mono' position</td>
<td>&lt;1.5 dB</td>
</tr>
<tr>
<td>Pilots tone suppression (15 kHz)</td>
<td>34 dB</td>
</tr>
<tr>
<td>Subcarrier suppression (38 kHz)</td>
<td>45 dB</td>
</tr>
<tr>
<td>Output voltage for channel</td>
<td>485 mV</td>
</tr>
<tr>
<td>V&lt;sub&gt;ef&lt;/sub&gt; in</td>
<td></td>
</tr>
<tr>
<td>Capture range of the oscillator</td>
<td>3%</td>
</tr>
<tr>
<td>(valid only for the component values given in figure 2)</td>
<td></td>
</tr>
<tr>
<td>Current consumption</td>
<td>13 mA</td>
</tr>
<tr>
<td>(without stereo-indicator)</td>
<td></td>
</tr>
</tbody>
</table>

A large number of queries at the Audio Fair in London show that many new readers have started buying Elektor from no. 7 on. They have not seen the full explanation of the terms 'TUP' and 'TUN' that we gave in Elektor 1, p. 9, nor have they read the further explanation of other 'Elektor shorthand' in no. 4, p. 660. For this reason, we are re-printing the latter article in full. We will also regularly reprint the 'TUP-TUN' page and the pages of IC-pinning for TTL, CMOS and linear ICs as originally published in Elektor no. 5.

From various enquiries it has become clear that some of our readers feel that they have been plunged in at the deep end. Elektor's 'shorthand' style of symbols and conventions seems to have led to some confusion, in spite of our efforts to the contrary, so some further explanation seems to be called for.

### Resistor and capacitor codes

When giving the values of resistors and capacitors, decimal points and large numbers of zeros are avoided as far as possible. To this end, extensive use is made of the international abbreviations:

- p (pico-) = 10<sup>−12</sup> = one millionth of a millionth;  
- n (nano-) = 10<sup>−9</sup> = one thousandth of a millionth;  
- µ (micro-) = 10<sup>−6</sup> = one millionth;  
- m (milli-) = 10<sup>−3</sup> = one thousandth;  
- E = 10<sup>0</sup> = unity;  
- k (kilo-) = 10<sup>3</sup> = one thousand times;  
- M (mega-) = 10<sup>6</sup> = one million times;  
- G (giga-) = 10<sup>9</sup> = one thousand million times;  
- T (tera-) = 10<sup>12</sup> = one million million times.  

Furthermore, the symbols Ω (ohm) and F (farad) are usually omitted, since it is normal practice to state resistance values in ohms and capacitance values in farads. Finally, the decimal point is usually replaced by one of the abbreviations (p, n, µ ...) listed above (This has also been accepted practice for some years).

A few examples may serve to clarify this:

- Resistance value 2k7: this is 2.7 kΩ or 2700 Ω.
- Resistance value 470: this is 470 Ω.
- Resistance value 3M9: this is 3.9 MΩ or 3,900,000 Ω.
- Capacitance value 4p7: this is 4.7 pF, or 0.000 000 047 F...
- Capacitance value 100 µ: this is 0.1 µF.
- Capacitance value 4700 µ: this is 4.7 µF, and could have been written as 4mF — but never is.
- Capacitance value 10 n: this is 10 nF and is also sometimes written (but not in elektor!) as 10,000 pF or 0.01 µF; or even as 10 kµF (10 kilo-pico-Farad), which is a horrible confusion of symbols. In the same way one sometimes finds µµF (micro-micro-Farad) instead of pF.

### Semiconductor type numbers

Very often, a large number of equivalent types for one integrated circuit exist with different type numbers. On closer examination, a group of digits are often found to be identical, but they are pre-suffixed with letters and digits which denote the manufacturer. As an example a popular op-amp is variously denoted as μA741, LM741, L741, IC741, MIC741, RM741, SN72741 or ZLD741 to name a few. To cut through the confusion, this IC is referred to in elektor as a '741' — which means that we couldn't care less who makes it, providing it meets the specifications...

In the same way, '7400' (or sometimes even '07') stands for SN7400, SN74HU, DM7400, MC7400, etc., and the last two figures are used in the same way for other ICs in the 7400 series.

Finally, transistors are sometimes listed 'TUP' or 'TUN'. This is explained elsewhere. Transistors can also be listed as BC107, for instance; a long list of equivalent types for the BC107 series are also used in the TUP/TUN list.
**MACK'S ELECTRONICS FOR MOTOROLA**

**MC14001CP**
- Quad 2 Input NOR
- Price: 18p

**MC14002CP**
- Quad 4 Input NOR
- Price: 20p

**MC14004CP**
- Hex Inverter Buffer
- Price: 61p

**MC14011CP**
- Quad 2 Input NAND
- Price: 18p

**MC14015CP**
- Dual 4 Bit Static Shift Register
- Price: £1.26

**MC14017CP**
- Decade Counter
- Price: £1.22

**MC14021CP**
- 8 Bit Static Shift Register
- Price: £1.26

**MC14023CP**
- Triple Three Input NAND
- Price: 20p

**MC14027CP**
- Dual J-K Flip Flop
- Price: 86p

**MC14042CP**
- Quad Latch
- Price: £1.76

**MC14046CP**
- Phase Locked Loop
- Price: £1.85

**MC14510CP**
- BCD Up-Down Counter
- Price: £1.40

**MC14512CP**
- Dual Monostable
- Price: 96p

**TTL TEXAS TTL TEXAS TTL TEXAS**

**SN7400N**
- Quad 2 Input NAND
- Price: 16p

**SN7402N**
- Quad 2 Input NDR
- Price: 16p

**SN7404N**
- Hex Inverter
- Price: 19p

**SN7411N**
- Dual NAND Schmitt Triggers
- Price: 32p

**SN7414N**
- 4000 Series 1-Bit Multiplexer
- Price: 35p

**SN7417N**
- J-K Master-Slave Flip-Flops
- Price: 26p

**SN7417N**
- Dual J-K Master-Slave Flip-Flop
- Price: 30p

**SN7425N**
- 8 Bit & 4 Bit bistable Latches
- Price: 50p

**SN7430N**
- Decade Counter
- Price: 50p

**SN7433N**
- 4 Bit Binary Counters
- Price: 50p

**SN7495N**
- 4 Bit Right Shift Left Shift Registers
- Price: 70p

**SN74123N**
- Memoryable Monostables
- Price: 96p

---

**ELEKTOR BACK ISSUES**

Nos. 1, 2, 3, 4, 5, 6, 7, 8...... 35p
No. 9............................. 70p

**FULL RANGE OF ELEKTOR BOARDS EX- STOCK**

**SUPERTESTER 680 RICE**

10 Fields, 80 Ranges.

Plus a lot of accessories for measurements of 500V, AC.

Temperature -30°C to +30°C.

Magnetic fields up to 15 K Gauss.

Phase Indicator, EHT 25K V Electronic Volt, Ohm, meter, Transistor Diode.

Testers, etc. Dimensions: 120 x 95 x 32 mm.

-300 grams 20K Ohm/V.

Accuracy 1% D.C. Ask for free catalogue.

Accessories extra. £19.95

---

**LINEAR IC's**

**FAIRCILD**

14 PIN OIL VACUUM REGULATOR 55p

**FAIRCILD**

8 PIN DIL CMOS 30p

---

**SIGNETICS**

8 PIN DIL TIMER 60p

**FERRANTI**

RADIO CHIP 1.25p

---

**MOTOROLA**

14 PIN DIL COLESS STEREO DECODER £2.10

---

**NATIONAL**

1/4 WATT AUDIO AMP 75p

**NATIONAL**

SEMI CONDUCTOR 14 PIN DIL 2 WATT AUDIO AMP £1.20

**NATIONAL**

SEMI CONDUCTOR 14 PIN DIL STEREO PRE AMP £1.65

**NATIONAL**

SEMI CONDUCTOR 14 PIN DIL QUAD AMP 69p

**EUROSIL**

24 PIN OIL CLOCK CHIP £4.35

---

**MACK'S ELECTRONICS**

283 Edgware Road, London W2.
Tel: 01-262 8614

Hours of business 9.30 - 6.00 Monday to Saturday

Callers welcome

---

**ALL PRICES INCLUDE VAT PLEASE ADD 20p FOR P&P.**